Design, code/draw, and test using the Altera DE0-CV board a2-digit BCD adder/subtractor. The two BCD digits of the first BCDnumber (A) are input using SW3 down to SW0 for the leastsignificant BCD digit, and SW7 down to SW4 for the most significantBCD digit and latched when KEY1 is pressed. The two BCD digits ofthe second BCD number (B) are input using SW3 down to SW0 for theleast significant BCD digit and SW7 to SW4 for the most significantBCD digit and latched when KEY0 is pressed. Use SW9 to selectbetween BCD addition (A plus B) and BCD subtraction (A minus B).Display number ‘A’ using the 7-segment displays HEX5 and HEX4.Display number ‘B’ using the 7-segment displays HEX3 and HEX2.Display the result of the selected arithmetic operation using the7-segment displays HEX1 and HEX0. Use LEDR3 to display overflow.Please submit the answer in the form of a compilable VHDL code so icould test it and not on sheets of paper. if you don’t have quartusmaybe you could use notepad++ to write the code so that I couldcopy it and compile it. thanks